# Lab 3: Creating a Custom Hardware IP and Interfacing it with Software

Alana Ordonez

UIN: 428008825

ECEN 449 506

Date: October 7, 2022

#### I. Introduction

We did this lab to have experience with creating a custom IP module, specifically for a Zynq Processing System based system. It was meant to reinforce our skills with creating block diagrams in Vivado and transferring the bitstream to the SDK, where we could use our software knowledge to create a multiplier.

#### II. Procedure

A block design named "multiply" was created to include the ZYNQ7 Processing System and customized it by importing ZYBO\_Z7\_B2\_.tcl, a file to add preset configurations for the processing system, and changing the peripheral I/O pins to only use UART1. A new AXI4 peripheral, also named "multiply," was created and changed such that all the code within multiply\_v1\_0\_S00\_AXI.v does not allow the third software register, our output, to write. User logic was added to the end of the file such that *tmp\_reg* temporarily holds the result of the multiplication and then loads it into *slv\_reg2*. This allowed for the new "multiply" IP to be added to the block diagram before the HDL wrapper was created and the bitstream was generated.

After launching this in the SDK, helloworld.c was modified to ultimately write values to  $slv\_reg0$  and  $slv\_reg1$  then store the values into  $slv\_reg2$ , printing each register's values in the terminal. The file was written such that the values being passed as factors are numbers 0 through 10, and the values are being multiplied by itself (so squaring the numbers). The ZYBO Z7-10 was then programmed with the bitstream file, and the results were outputted to the terminal using 'picocom.'

#### III. Results

Unlike the previous labs, there were no visual indications on the ZYBO Z7-10 that the code was functioning properly (past syntax and linkage errors). The results were outputted on the terminal, first displaying what value is stored in  $slv\_reg0$ , then  $slv\_reg1$ , then what the product of the two values is. THe first number is 0, and it stops at 10.

Based on this output versus the intention of the code, I believe that the code functions correctly, as it displays all the squares of integers 0 through 10.

### **IV. Conclusion**

Aside from building on the foundation of our Vivado user knowledge, we were able to get more experience with creating our own custom IPs, using the SDK, and programming software. It was different from previous labs such that we didn't have to include an .xdc file to configure the physical components of the ZYBO Z7-10 to encourage an output. Instead, we created a multiplier using a custom IP and were able to view the results printed to the terminal.

### V. Questions

(a) Recall that 'slv\_reg0', 'slv\_reg1', and 'slv\_reg2' are all 32-bit integers. What values of 'slv\_reg0' and 'slv\_reg1' would produce incorrect results from the multiplication block? What is the name commonly assigned to this type of computation error, and how would you correct this? Provide a verilog example and explain what you would change during the creation of the corrected peripheral.

If  $slv\_reg0$  and  $slv\_reg1$  were greater than 32 bit integers, or if one were the maximum 32-bit integer and the other were a digit greater than 1, or if the product of the two ended up creating a number larger than 32 bits, then the common type of computation error that would arise would be an overflow error. To correct this, the size of the registers could be changed from 32 bits to 64 bits during the creation of the peripheral with a Verilog implementation such as the following:

```
[63:0] slv_reg0;
[63:0] slv_reg1;
[63:0] slv_reg2;
```

(b) In this exercise, we wrote the multiplier and the multiplicand to the input registers, followed by a read from the output register for the multiplication result. Is it possible that we end up reading the output register before the correct result is available? Why?

That might happen if one of the factors was not written correctly, so it might not properly enter the register by the time the output register is read. But because the commands execute in order, and if all the values entered are correct and do not exceed 32 bits, then we don't really expect to see that very often.

(c) While creating the multiply IP, we kept the interface mode as "Slave". Suppose we change this mode to "Master," do you think it will impact our experiment? Why?

No, I don't think it will. Both Master and Slave can read input registers and write to output registers, and since our program isn't very complex that requires the Master to drive any of these transactions, our output for this lab is essentially the same.

# VI. Appendix

## Output



#### helloworld.c

```
🔓 system.hdf 🛮 🖟 system.mss 🔃 xil_io.h 🔃 xil_printf.h 🔃 stdio.h 🚨 xparameters.h 🚨 multiply_selftest.c
                                                                                                                multiply_test.elf
                                                                                                                                    i helloworld.c ☎
 ** Copyright (C) 2009 - 2014 Xilinx, Inc. All rights reserved.
    * helloworld.c: simple test application
    st This application configures UART 16550 to baud rate 9600.
    * PS7 UART (Zyng) is not initialized by this application, since
    * bootrom/bsp configures it to baud rate 115200
    * | UART TYPE BAUD RATE
    * ------
    * uartns550 9600
    * uartlite Configurable only in HW design

* ps7_uart 115200 (configured by bootrom/bsp)
   #include <stdio.h>
   #include "platform.h"
   #include "xil printf.h"
   #include "xil_io.h"
   #include "xparameters.h"
#include "multiply.h"\
    * Alana Ordonez
    * UIN 428008835
   * Code Description:
   * This code creates a multiplier that squares integers 0 through 10 and outputs them to the console.

int main()

       init platform();
       int product;
       int i;
       for (i = 0; i <= 10; i++) {
           // #define MULTIPLY mWriteReg(BaseAddress, ReOffset, Data)
           MULTIPLY_mWriteReg(XPAR_MULTIPLY_0_S00_AXI_BASEADDR, 0, i); // first factor
            printf("slv_reg0 = %d\n", i);
            MULTIPLY_mWriteReg(XPAR_MULTIPLY_0_S00_AXI_BASEADDR, 4, i); // second factor
           printf("slv reg1 = %d\n", i);
           product = MULTIPLY mReadReg(XPAR_MULTIPLY_0_S00_AXI_BASEADDR, 8); // product of two factors
printf("Product = slv_reg0 * slv_reg1 = %d\n\n", product);
        cleanup platform();
       return 0;
```

oject/multiply\_v1\_0\_project.xpr] - Vivado 2018.3

multiply\_v1\_0\_project - [/home/ugrads/a/alordonez1/lab-3/lab-3.tmp/multiply\_v1\_0\_project/multiply\_v1\_0\_project.xpr] - Vivado 2018.3

```
Project Summary x Package IP - multiply x multiply_v1_0_S00_AXI.v
 /home/ugrads/a/alordonezl/ip_repo/multiply_1.0/hdl/multiply_v1_0_S00_AXI.v
 Q 🕍 🦘 🔏 📳 🗈 🗙 // 🖩 🗘
363 🖨
364 :
365 ©
                // Implement memory mapped register select and read logic generation
// Slave register read enable is asserted when valid address is available
// and the slave is ready to accept the read address.
assign slv_reg_rden = axi_arready & S_AXI_ARVALID & ~axi_rvalid;
always @(*)
 366
367 ()
368 ¦
369 ()
370 ()
                begin
371
372 (D)
373 ;
                          case ( axi_araddr/ADDR_LSB+OPT_MEM_ADDR_BITS:ADDR_LSB] )
2'h0 : reg_data_out <= slv_reg0;
2'h1 : reg_data_out <= slv_reg1;
 374
375
                            2'h2 : reg_data_out <= slv_reg2;
2'h3 : reg_data_out <= slv_reg3;
 376
377
                             default : reg_data_out <= 0;
                         endcase
378 🖒
 379 🖨
380 ;
                 // Output register or memory read data always @( posedge S_AXI_ACLK )
382 (=)
383 (=)
384 (=)
385 (=)
                    if ( S_AXI_ARESETN == 1'b0 )
                       begin
 386
                          axi_rdata <= 0;
387 (=)
388 ;
                       end
                    else
 389 🖯
                        // When there is a valid read address (S_AXI_ARVALID) with 
// acceptance of read address by the slave (axi_arready), 
// output the read dada 
if (slv_reg_rden)
390 ⊕
 391
392 ⊖
393 ⊖
 394 Č
                             begin
                                axi_rdata <= reg_data_out; // register read data
395
396 (A)
397 (A)
398 (A)
               end
end
                             end
 399
                // Add user logic here
400
 401
                reg [0:C_S_AXI_DATA_WIDTH - 1] tmp_reg;
always @(posedge S_AXI_ACLK) begin
   if (S_AXI_ARESETN == 1'b0) begin
   slv_reg2 <= 0;
   tmp_reg <= 0;</pre>
402
403 ⊝
404 Ö
405
 406
407 ⊝
408 ⊝
                     end
                     else begin
409 ;
410 ;
                       tmp_reg <= slv_reg0 * slv_reg1;
                       slv_reg2 <= tmp_reg;
411 🖨
                     end
412 (P)
413 :
414 :
                 end
                 // User logic ends
415
416 🖨
                 endmodule
417
```